# **3.3V Dual Differential LVPECL/LVDS to LVTTL Translator**

The NB100ELT23L is a dual differential LVPECL/LVDS to LVTTL translator. Because LVPECL (Positive ECL) or LVDS levels are used, only +3.3 V and ground are required. The small outline 8-lead package and the dual gate design of the ELT23L makes it ideal for applications which require the translation of a clock and a data signal.

The ELT23L is available in only the ECL 100K standard. Since there are no LVPECL outputs or an external  $V_{BB}$  reference, the ELT23L does not require both ECL standard versions. The LVPECL inputs are differential. Therefore, the NB100ELT23L can accept any standard differential LVPECL/LVDS input referenced from a  $V_{CC}$  of +3.3 V.

#### Features

- 2.1 ns Typical Propagation Delay
- Maximum Operating Frequency > 160 MHz
- 24 mA LVTTL Outputs
- Operating Range:  $V_{CC} = 3.0 \text{ V}$  to 3.6 V with GND = 0 V
- Pb-Free Packages are Available



# **ON Semiconductor®**

http://onsemi.com



#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet.





**Table 2. ATTRIBUTES** 

#### Table 1. PIN DESCRIPTION

| PIN                    | FUNCTION                                                                                                                                                                                    |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Q0, Q1                 | LVTTL Outputs                                                                                                                                                                               |
| D0*, D1*<br>D0**, D1** | Differential LVPECL Inputs                                                                                                                                                                  |
| V <sub>CC</sub>        | Positive Supply                                                                                                                                                                             |
| GND                    | Ground                                                                                                                                                                                      |
| EP                     | (DFN8 only) Thermal exposed pad must be con-<br>nected to a sufficient thermal conduit. Electric-<br>ally connect to the most negative supply (GND)<br>or leave unconnected, floating open. |

\*Pins will default to  $V_{CC}/2$  when left open. If connected to a common termination voltage under no signal conditions, then the device will be susceptible to self-oscillation.

\*\*Pins will default to 2/3 V<sub>CC</sub> when left open. If connected to a common termination voltage under no signal conditions, then the device will be susceptible to self-oscillation. See AND8020, Section 6 for options.

| Characte                            | ristics                                                   | Value                         |
|-------------------------------------|-----------------------------------------------------------|-------------------------------|
| Internal Input Pulldown Resistor    | D<br>D                                                    | 50 kΩ<br>75 kΩ                |
| Internal Input Pullup Resistor      |                                                           | 50 kΩ                         |
| ESD Protection                      | Human Body Model<br>Machine Model<br>Charged Device Model | > 1.5 kV<br>> 100 V<br>> 2 kV |
| Moisture Sensitivity, Indefinite Ti | me Out of Drypack (Note 1)                                | Level 1                       |
| Flammability Rating                 | Oxygen Index: 28 to 34                                    | UL 94 V-0 @ 1.25 in           |
| Transistor Count                    |                                                           | 91 Devices                    |
| Meets or exceeds JEDEC Spec         | EIA/JESD78 IC Latchup Test                                |                               |

1. For additional information, see Application Note AND8003/D.

#### **Table 3. MAXIMUM RATINGS**

| Symbol               | Parameter                                | Condition 1                                | Condition 2         | Rating      | Unit         |
|----------------------|------------------------------------------|--------------------------------------------|---------------------|-------------|--------------|
| V <sub>CC</sub>      | Power Supply                             | GND = 0 V                                  |                     | 3.8         | V            |
| VI                   | Input Voltage                            | GND = 0 V                                  | $V_{I} \leq V_{CC}$ | 3.8         | V            |
| l <sub>out</sub>     | Output Current                           | Continuous<br>Surge                        |                     | 50<br>100   | mA<br>mA     |
| T <sub>A</sub>       | Operating Temperature Range              |                                            |                     | -40 to +85  | °C           |
| T <sub>stg</sub>     | Storage Temperature Range                |                                            |                     | -65 to +150 | °C           |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm                         | SO-8<br>SO-8        | 190<br>130  | °C/W<br>°C/W |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)    | Standard Board                             | SO-8                | 41 to 44    | °C/W         |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm                         | TSSOP-8<br>TSSOP-8  | 185<br>140  | °C/W<br>°C/W |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)    | Standard Board                             | TSSOP-8             | 41 to 44    | °C/W         |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm                         | DFN8<br>DFN8        | 129<br>84   | °C/W<br>°C/W |
| T <sub>sol</sub>     | Wave Solder Pb<br>Pb-Free                | <2 to 3 sec @ 248°C<br><2 to 3 sec @ 260°C |                     | 265<br>265  | °C           |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)    | (Note 2)                                   | DFN8                | 35 to 40    | °C/W         |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

2. JEDEC standard multilayer board - 2S2P (2 signal, 2 power)

#### Table 4. PECL DC CHARACTERISTICS V<sub>CC</sub> = 3.3 V, GND = 0 V (Note 3)

|                  |                                                  |      | <b>−40°C</b> |      | 25°C |     |      | 85°C |     |      |      |
|------------------|--------------------------------------------------|------|--------------|------|------|-----|------|------|-----|------|------|
| Symbol           | Characteristic                                   | Min  | Тур          | Max  | Min  | Тур | Max  | Min  | Тур | Max  | Unit |
| I <sub>CCH</sub> | Power Supply Current (Outputs set to HIGH)       | 10   | 23           | 30   | 10   | 23  | 30   | 10   | 24  | 30   | mA   |
| I <sub>CCL</sub> | Power Supply Current (Outputs set to LOW)        | 15   | 26           | 35   | 15   | 26  | 35   | 15   | 27  | 35   | mA   |
| VIH              | Input HIGH Voltage                               | 2075 |              | 2420 | 2075 |     | 2420 | 2075 |     | 2420 | mV   |
| VIL              | Input LOW Voltage                                | 1355 |              | 1675 | 1355 |     | 1675 | 1355 |     | 1675 | mV   |
| VIHCMR           | Input HIGH Voltage Common Mode Range<br>(Note 4) | 1.2  |              | 3.3  | 1.2  |     | 3.3  | 1.2  |     | 3.3  | V    |
| I <sub>IH</sub>  | Input HIGH Current                               |      |              | 150  |      |     | 150  |      |     | 150  | μΑ   |
| IIL              | Input LOW Current                                | -150 |              |      | -150 |     |      | -150 |     |      | μA   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

3. All values vary 1:1 with  $V_{CC}$ . 4.  $V_{IHCMR}$  minimum varies 1:1 with  $V_{EE}$ ,  $V_{IHCMR}$  max varies 1:1 with  $V_{CC}$ . The  $V_{IHCMR}$  range is referenced to the most positive side of the differential input signal.

| Table 5. TTL DC CHARACTERISTICS $V_{CC} = 3.3 \text{ V}$ , GND = 0.0 V, $T_A = -40^{\circ}\text{C}$ to | ა 85°C |  |
|--------------------------------------------------------------------------------------------------------|--------|--|
|--------------------------------------------------------------------------------------------------------|--------|--|

| Symbol          | Characteristic               | Condition                 | Min  | Тур | Max | Unit |
|-----------------|------------------------------|---------------------------|------|-----|-----|------|
| V <sub>OH</sub> | Output HIGH Voltage          | I <sub>OH</sub> = -3.0 mA | 2.4  |     |     | V    |
| V <sub>OL</sub> | Output LOW Voltage           | l <sub>OL</sub> = 24 mA   |      |     | 0.5 | V    |
| I <sub>OS</sub> | Output Short Circuit Current |                           | -180 |     | -50 | mA   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

|                                                            |                                                                                                                                   |            | <b>−40°C</b> |                 | 25°C       |     |                 | 85°C       |     |                 |      |
|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------------|--------------|-----------------|------------|-----|-----------------|------------|-----|-----------------|------|
| Symbol                                                     | Characteristic                                                                                                                    | Min        | Тур          | Max             | Min        | Тур | Max             | Min        | Тур | Max             | Unit |
| f <sub>max</sub>                                           | Maximum Frequency                                                                                                                 | 160        |              |                 | 160        |     |                 | 160        |     |                 | MHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub>                     | $\begin{array}{l} \mbox{Propagation Delay to Output Differential} \\ \mbox{(Note 6)} & \mbox{C}_{L} = 20 \ \mbox{pF} \end{array}$ | 1.55       | 1.9          | 2.95            | 1.55       | 1.9 | 2.95            | 1.55       | 1.9 | 3.25            | ns   |
| t <sub>SK+ +</sub><br>t <sub>SK</sub><br>t <sub>SKPP</sub> | Output-to-Output Skew++<br>Output-to-Output Skew<br>Part-to-Part Skew (Note 7)                                                    |            |              | 60<br>25<br>500 |            |     | 60<br>25<br>500 |            |     | 60<br>25<br>500 | ps   |
| t <sub>JITTER</sub>                                        | Random Clock Jitter (RMS)                                                                                                         |            | 6.0          | 20              |            | 6.0 | 20              |            | 6.0 | 20              | ps   |
| $V_{PP}$                                                   | Input Voltage Swing<br>(Differential Configuration)                                                                               | 150        | 800          | 1200            | 150        | 800 | 1200            | 150        | 800 | 1200            | mV   |
| t <sub>r</sub><br>t <sub>f</sub>                           | Output Rise/Fall Times<br>C <sub>L</sub> = 20 pF (0.8 V to 2.0 V)                                                                 | 700<br>300 | 900          | 1700<br>1250    | 700<br>300 | 900 | 1700<br>1250    | 700<br>300 | 900 | 1700<br>1250    | ps   |

#### Table 6. AC CHARACTERISTICS $V_{CC} = 3.3 V \pm 5\%$ , GND = 0.0 V (Note 5)

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

5. Measured using a 750 mV source, 50% duty cycle clock source. All loading with 500  $\Omega$  to GND, C<sub>L</sub> = 20 pF.

6. Reference ( $V_{CC} = 3.3 \text{ V} \pm 5\%$ ; GND = 0 V).

7. Skews are measured between outputs under identical conditions.



Figure 2. TTL Output Loading Used for Device Evaluation

#### **ORDERING INFORMATION**

| Device           | Package              | Shipping <sup>†</sup> |
|------------------|----------------------|-----------------------|
| NB100ELT23LD     | SO-8                 | 98 Units / Rail       |
| NB100ELT23LDG    | SO-8<br>(Pb-Free)    | 98 Units / Rail       |
| NB100ELT23LDR2   | SO-8                 | 2500 / Tape & Reel    |
| NB100ELT23LDR2G  | SO-8<br>(Pb-Free)    | 2500 / Tape & Reel    |
| NB100ELT23LDT    | TSSOP-8              | 100 Units / Rail      |
| NB100ELT23LDTG   | TSSOP-8<br>(Pb-Free) | 100 Units / Rail      |
| NB100ELT23LDTR2  | TSSOP-8              | 2500 / Tape & Reel    |
| NB100ELT23LDTR2G | TSSOP-8<br>(Pb-Free) | 2500 / Tape & Reel    |
| NB100ELT23LMNR4  | DFN8                 | 1000 / Tape & Reel    |
| NB100ELT23LMNR4G | DFN8<br>(Pb–Free)    | 1000 / Tape & Reel    |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

### **Resource Reference of Application Notes**

| AN1405/D  | - | ECL Clock Distribution Techniques           |
|-----------|---|---------------------------------------------|
| AN1406/D  | - | Designing with PECL (ECL at +5.0 V)         |
| AN1503/D  | - | ECLinPS <sup>™</sup> I/O SPiCE Modeling Kit |
| AN1504/D  | - | Metastability and the ECLinPS Family        |
| AN1568/D  | - | Interfacing Between LVDS and ECL            |
| AN1672/D  | - | The ECL Translator Guide                    |
| AND8001/D | - | Odd Number Counters Design                  |
| AND8002/D | - | Marking and Date Codes                      |
| AND8020/D | - | Termination of ECL Logic Devices            |
| AND8066/D | - | Interfacing with ECLinPS                    |
| AND8090/D | _ | AC Characteristics of ECL Devices           |

#### PACKAGE DIMENSIONS

SOIC-8 NB CASE 751-07 **ISSUE AJ** 



- NOTES: 1. DIMENSIONING AND TOLERANCING PER
- ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. 2. 3.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 4.
- PER SIDE.
  5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR
  PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
  6. 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|     | MILLIN | IETERS | INC   | HES   |
|-----|--------|--------|-------|-------|
| DIM | MIN    | MAX    | MIN   | MAX   |
| Α   | 4.80   | 5.00   | 0.189 | 0.197 |
| в   | 3.80   | 4.00   | 0.150 | 0.157 |
| С   | 1.35   | 1.75   | 0.053 | 0.069 |
| D   | 0.33   | 0.51   | 0.013 | 0.020 |
| G   | 1.27   | 7 BSC  | 0.05  | 0 BSC |
| н   | 0.10   | 0.25   | 0.004 | 0.010 |
| J   | 0.19   | 0.25   | 0.007 | 0.010 |
| к   | 0.40   | 1.27   | 0.016 | 0.050 |
| Μ   | 0 °    | 8 °    | 0 °   | 8 °   |
| N   | 0.25   | 0.50   | 0.010 | 0.020 |
| S   | 5.80   | 6.20   | 0.228 | 0.244 |

#### **SOLDERING FOOTPRINT\***





#### **PACKAGE DIMENSIONS**

#### TSSOP-8 DT SUFFIX PLASTIC TSSOP PACKAGE CASE 948R-02 **ISSUE A**









| NOT | ES:                        |
|-----|----------------------------|
| 1.  | DIMENSIONING AND TOLERANCI |

- ING PER ANSI
- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
   CONTROLLING DIMENSION: MILLIMETER.
   DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
   DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
   TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.
   DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIN | IETERS | INCHES |       |  |
|-----|--------|--------|--------|-------|--|
| DIM | MIN    | MAX    | MIN    | MAX   |  |
| Α   | 2.90   | 3.10   | 0.114  | 0.122 |  |
| В   | 2.90   | 3.10   | 0.114  | 0.122 |  |
| С   | 0.80   | 1.10   | 0.031  | 0.043 |  |
| D   | 0.05   | 0.15   | 0.002  | 0.006 |  |
| F   | 0.40   | 0.70   | 0.016  | 0.028 |  |
| G   | 0.65   | BSC    | 0.026  | BSC   |  |
| К   | 0.25   | 0.40   | 0.010  | 0.016 |  |
| L   | 4.90   | BSC    | 0.193  | BSC   |  |
| Μ   | 0 °    | 6 °    | 0°     | 6 °   |  |

#### PACKAGE DIMENSIONS

DFN8 CASE 506AA-01 ISSUE D



NOTES:

1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994 .

 CONTROLING DIMENSION: MILLIMETERS.
 DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN

0.25 AND 0.30 MM FROM TERMINAL.4. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

|     | MILLIMETERS |      |
|-----|-------------|------|
| DIM | MIN         | MAX  |
| Α   | 0.80        | 1.00 |
| A1  | 0.00        | 0.05 |
| A3  | 0.20 REF    |      |
| b   | 0.20        | 0.30 |
| D   | 2.00 BSC    |      |
| D2  | 1.10        | 1.30 |
| E   | 2.00 BSC    |      |
| E2  | 0.70        | 0.90 |
| е   | 0.50 BSC    |      |
| к   | 0.20        |      |
| L   | 0.25        | 0.35 |

ECLinPS is a trademark of Semiconductor Components INdustries, LLC (SCILLC).

ON Semiconductor and use registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death agsociated with such unintended or unauthorized use payers that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunit//Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Depres 441-22-700-0010

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5773–3850 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative