## NSB1706DMW5T1G, NSVB1706DMW5T1G

# **Dual Bias Resistor Transistor**

# NPN Silicon Surface Mount Transistors with Monolithic Bias Resistor Network

The Bias Resistor Transistor (BRT) contains a single transistor with a monolithic bias network consisting of two resistors; a series base resistor and a base–emitter resistor. These digital transistors are designed to replace a single device and its external resistor bias network. The BRT eliminates these individual components by integrating them into a single device. In the NSB1706DMW5T1G, two BRT devices are housed in the SC–88A package which is ideal for low power surface mount applications where board space is at a premium.

### **Features**

- Simplifies Circuit Design
- Reduces Board Space
- Reduces Component Count
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant

#### **MAXIMUM RATINGS**

 $(T_A = 25^{\circ}C \text{ unless otherwise noted, common for } Q_1 \text{ and } Q_2)$ 

| Rating                    | Symbol           | Value | Unit |
|---------------------------|------------------|-------|------|
| Collector-Base Voltage    | V <sub>CBO</sub> | 50    | Vdc  |
| Collector-Emitter Voltage | V <sub>CEO</sub> | 50    | Vdc  |
| Collector Current         | I <sub>C</sub>   | 100   | mAdc |

### THERMAL CHARACTERISTICS

| THE TIME OF A TANK OF EACH                                       |                                   |                                                              |             |  |  |  |
|------------------------------------------------------------------|-----------------------------------|--------------------------------------------------------------|-------------|--|--|--|
| Characteristic<br>(One Junction Heated)                          | Symbol                            | Max                                                          | Unit        |  |  |  |
| Total Device Dissipation T <sub>A</sub> = 25°C Derate above 25°C | P <sub>D</sub>                    | 187 (Note 1)<br>256 (Note 2)<br>1.5 (Note 1)<br>2.0 (Note 2) | mW<br>mW/°C |  |  |  |
| Thermal Resistance, Junction-to-Ambient                          | $R_{\theta JA}$                   | 670 (Note 1)<br>490 (Note 2)                                 | °C/W        |  |  |  |
| Characteristic (Both Junctions Heated)                           | Symbol                            | Max                                                          | Unit        |  |  |  |
| Total Device Dissipation T <sub>A</sub> = 25°C Derate above 25°C | P <sub>D</sub>                    | 250 (Note 1)<br>385 (Note 2)<br>2.0 (Note 1)<br>3.0 (Note 2) | mW<br>mW/°C |  |  |  |
| Thermal Resistance, Junction-to-Ambient                          | $R_{\theta JA}$                   | 493 (Note 1)<br>325 (Note 2)                                 | °C/W        |  |  |  |
| Thermal Resistance, Junction-to-Lead                             | $R_{	heta JL}$                    | 188 (Note 1)<br>208 (Note 2)                                 | °C/W        |  |  |  |
| Junction and Storage Temperature                                 | T <sub>J</sub> , T <sub>stg</sub> | -55 to +150                                                  | °C          |  |  |  |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.



### ON Semiconductor®

http://onsemi.com





### **MARKING DIAGRAM**



U6 = Device Marking

M = Date Code

= Pb-Free Package

(Note: Microdot may be in either location)

### ORDERING INFORMATION

| Device          | Package             | Shipping <sup>†</sup> |
|-----------------|---------------------|-----------------------|
| NSB1706DMW5T1G  | SC-88A<br>(Pb-Free) | 3000 /<br>Tape & Reel |
| NSVB1706DMW5T1G | SC-88A<br>(Pb-Free) | 3000 /<br>Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

<sup>1.</sup> FR-4 @ Minimum Pad.

<sup>2.</sup> FR-4 @ 1.0 x 1.0 inch Pad.

### NSB1706DMW5T1G, NSVB1706DMW5T1G

### **ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$ unless otherwise noted, common for $Q_1$ and $Q_2$ )

| Characteristic                                                                                            |  | Symbol               | Min   | Тур | Max   | Unit |
|-----------------------------------------------------------------------------------------------------------|--|----------------------|-------|-----|-------|------|
| OFF CHARACTERISTICS                                                                                       |  |                      |       |     |       |      |
| Collector-Base Cutoff Current (V <sub>CB</sub> = 50 V, I <sub>E</sub> = 0)                                |  | I <sub>CBO</sub>     | _     | _   | 100   | nAdc |
| Collector-Emitter Cutoff Current (V <sub>CE</sub> = 50 V, I <sub>B</sub> = 0)                             |  | I <sub>CEO</sub>     | -     | _   | 500   | nAdc |
| Emitter-Base Cutoff Current (V <sub>EB</sub> = 6.0 V, I <sub>C</sub> = 0)                                 |  | I <sub>EBO</sub>     | -     | -   | 0.18  | mAdc |
| Collector-Base Breakdown Voltage ( $I_C = 10 \mu A, I_E = 0$ )                                            |  | V <sub>(BR)CBO</sub> | 50    | _   | -     | Vdc  |
| Collector-Emitter Breakdown Voltage (Note 3) (I <sub>C</sub> = 2.0 mA, I <sub>B</sub> = 0)                |  | V <sub>(BR)CEO</sub> | 50    | _   | -     | Vdc  |
| ON CHARACTERISTICS (Note 3)                                                                               |  |                      |       |     |       |      |
| DC Current Gain<br>(V <sub>CE</sub> = 10 V, I <sub>C</sub> = 5.0 mA)                                      |  | h <sub>FE</sub>      | 80    | 200 | _     |      |
| Collector-Emitter Saturation Voltage (I <sub>C</sub> = 10 mA, I <sub>B</sub> = 1 mA)                      |  | V <sub>CE(sat)</sub> | -     | _   | 0.25  | Vdc  |
| Output Voltage (on) (V <sub>CC</sub> = 5.0 V, V <sub>B</sub> = 2.5 V, R <sub>L</sub> = 1.0 k $\Omega$ )   |  | V <sub>OL</sub>      | _     | -   | 0.2   | Vdc  |
| Output Voltage (off) (V <sub>CC</sub> = 5.0 V, V <sub>B</sub> = 0.25 V, R <sub>L</sub> = 1.0 k $\Omega$ ) |  | V <sub>OH</sub>      | 4.9   | _   | _     | Vdc  |
| Input Resistor                                                                                            |  | R1                   | 3.3   | 4.7 | 6.1   | kΩ   |
| Resistor Ratio                                                                                            |  | R1/R2                | 0.055 | 0.1 | 0.185 |      |

NOTE: New resistor combinations. Updated curves to follow in subsequent data sheets.

<sup>3.</sup> Pulse Test: Pulse Width < 300  $\mu s$ , Duty Cycle < 2.0%.



Figure 1. Derating Curve

### NSB1706DMW5T1G, NSVB1706DMW5T1G

#### PACKAGE DIMENSIONS

SC-88A (SC-70-5/SOT-353) CASE 419A-02 **ISSUE K** 







#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: INCH
- 3.
- 419A-01 OBSOLETE. NEW STANDARD 419A-02.
- DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS.

|     | INCHES    |       | MILLIMETERS |      |  |
|-----|-----------|-------|-------------|------|--|
| DIM | MIN       | MAX   | MIN         | MAX  |  |
| Α   | 0.071     | 0.087 | 1.80        | 2.20 |  |
| В   | 0.045     | 0.053 | 1.15        | 1.35 |  |
| С   | 0.031     | 0.043 | 0.80        | 1.10 |  |
| D   | 0.004     | 0.012 | 0.10        | 0.30 |  |
| G   | 0.026 BSC |       | 0.65 BSC    |      |  |
| Н   |           | 0.004 |             | 0.10 |  |
| J   | 0.004     | 0.010 | 0.10        | 0.25 |  |
| K   | 0.004     | 0.012 | 0.10        | 0.30 |  |
| N   | 0.008 REF |       | 0.20 REF    |      |  |
| S   | 0.079     | 0.087 | 2.00        | 2.20 |  |

### STYLE 1:

PIN 1. BASE 2. EMITTER

- 3. BASE 4. COLLECTOR
- COLLECTOR

#### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice on semiconductor and are registered readerlands of semiconductor Components industries, Ite (SCILLC) . Solitude services are inject to make triangles without further holice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada

Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative